

# **Cache Memories**

18-213/18-613: Introduction to Computer Systems 10<sup>th</sup> Lecture, June 6<sup>th</sup>, 2022

### Announcements

- Lab 3 (attacklab) due tomorrow
- Lab 4 (cachelab) out tomorrow
- Homework continues on the usual schedule
- Looking ahead: Midterm is not next week, but the week after
  - Take-home
  - Counts 25% toward midterm grade
  - Counts as a 2x homework toward final grade
  - Dynamic Memory will be covered next week (not VM)
    - By request of TAs, reverting to lecture order vs spring experiment
    - Won't be covered on exam since it makes little sense to do it before malloc lab
    - This will let those who chose start malloc lab before mid-session break
      - Not generally a good idea, but may be best for some

# Today

### Cache memory organization and operation

### Performance impact of caches

- The memory mountain
- Rearranging loops to improve spatial locality
- Using blocking to improve temporal locality

## **Recall: Locality**

Principle of Locality: Programs tend to use data and instructions with addresses near or equal to those they have used recently

#### Temporal locality:

 Recently referenced items are likely to be referenced again in the near future

### Spatial locality:

 Items with nearby addresses tend to be referenced close together in time







Bryant and O'Hallaron, Computer Systems: A Programmer's Perspective, Third Edition

### **Recall: General Cache Concepts**



### **General Cache Concepts: Hit**



Data in block b is needed

Block b is in cache: Hit!

### **General Cache Concepts: Miss**



Data in block b is needed

Block b is not in cache: Miss!

Block b is fetched from memory

#### Block b is stored in cache

- Placement policy: determines where b goes
- Replacement policy: determines which block gets evicted (victim)

# Recall: General Caching Concepts: 3 Types of Cache Misses

### Cold (compulsory) miss

 Cold misses occur because the cache starts empty and this is the first reference to the block.

#### Capacity miss

 Occurs when the set of active cache blocks (working set) is larger than the cache.

#### Conflict miss

- Occurs when the cache is large enough, but too many data objects all map (by the placement policy) to the same limited set of blocks
  - E.g., if the placement policy maps both 0 and 8 to the same block, then referencing 0, 8, 0, 8, 0, 8, ... would miss every time.

## **Cache Memories**

Cache memories are small, fast SRAM-based memories managed automatically in hardware

- Hold frequently accessed blocks of main memory
- CPU looks first for data in cache
- Typical system structure:



## What it Really Looks Like



<u>AMD FX 8150</u>







#### Core i7-3960X



# What it Really Looks Like (Cont.)



Bryant and O'Hallaron, Computer Systems: A Programmer's Perspective, Third Edition

Intel Tiger Lake Processor Die (4 core version)

#### **CPU caches**

L1 per core: 32KB Instruction + 48KB Data

L2 per core: 1.25MB

Shared L3: 12MB (8 core version has 24MB)

# General Cache Organization (S, E, B)



Bryant and O'Hallaron, Computer Systems: A Programmer's Perspective, Third Edition

• Locate set

• Check if any line in set

### **Cache Read**



Bryant and O'Hallaron, Computer Systems: A Programmer's Perspective, Third Edition

# Example: Direct Mapped Cache (E = 1)

Direct mapped: One line per set Assume: cache block size B=8 bytes



# Example: Direct Mapped Cache (E = 1)

Direct mapped: One line per set Assume: cache block size B=8 bytes



# Example: Direct Mapped Cache (E = 1)

Direct mapped: One line per set Assume: cache block size B=8 bytes



### If tag doesn't match (= miss): old line is evicted and replaced

### **Direct-Mapped Cache Simulation**

| t=1 | s=2 | b=1 |
|-----|-----|-----|
| X   | XX  | X   |

4-bit addresses (address space size M=16 bytes) S=4 sets, E=1 Blocks/set, B=2 bytes/block

Address trace (reads, one byte per read):

| 0 | [ <mark>000</mark> 0 <sub>2</sub> ], | miss | (cold)     |
|---|--------------------------------------|------|------------|
| 1 | $[0001_{2}],$                        | hit  |            |
| 7 | $[011_2],$                           | miss | (cold)     |
| 8 | $[1000_{2}],$                        | miss | (cold)     |
| 0 | [ <mark>000</mark> 0 <sub>2</sub> ]  | miss | (conflict) |

|       | V | Tag | Block  |
|-------|---|-----|--------|
| Set 0 | 1 | 0   | M[0-1] |
| Set 1 | 0 |     |        |
| Set 2 | 0 |     |        |
| Set 3 | 1 | 0   | M[6-7] |

# E-way Set Associative Cache (Here: E = 2)

E = 2: Two lines per set

Assume: cache block size B=8 bytes



S sets

# E-way Set Associative Cache (Here: E = 2)

E = 2: Two lines per set

Assume: cache block size B=8 bytes

Address of short int:



block offset

# E-way Set Associative Cache (Here: E = 2)

E = 2: Two lines per set

Assume: cache block size B=8 bytes

Address of short int:



short int (2 Bytes) is here

### No match or not valid (= miss):

- One line in set is selected for eviction and replacement
- Replacement policies: random, least recently used (LRU), ...

### 2-Way Set Associative Cache Simulation



4-bit addresses (M=16 bytes) S=2 sets, E=2 blocks/set, B=2 bytes/block

Address trace (reads, one byte per read):

| 0 | [ <mark>000</mark> 0 <sub>2</sub> ], | miss |
|---|--------------------------------------|------|
| 1 | [ <mark>000</mark> 1 <sub>2</sub> ], | hit  |
| 7 | [ <mark>011</mark> 1 <sub>2</sub> ], | miss |
| 8 | [ <mark>100</mark> 0 <sub>2</sub> ], | miss |
| 0 | [ <mark>000</mark> 0 <sub>2</sub> ]  | hit  |

|       | v | Tag | Block  |
|-------|---|-----|--------|
| Set 0 | 1 | 00  | M[0-1] |
|       | 1 | 10  | M[8-9] |
|       |   |     |        |
| Set 1 | 1 | 01  | M[6-7] |
|       | 0 |     |        |

# What about writes?

- Multiple copies of data exist:
  - L1, L2, L3, Main Memory, Disk
- What to do on a write-hit?
  - Write-through (write immediately to memory)
  - Write-back (defer write to memory until replacement of line)
    - Each cache line needs a dirty bit (set if data differs from memory)

#### What to do on a write-miss?

- Write-allocate (load into cache, update line in cache)
  - Good if more writes to the location will follow
- No-write-allocate (writes straight to memory, does not load into cache)
- Typical
  - Write-through + No-write-allocate
  - Write-back + Write-allocate



# Why Index Using Middle Bits?

Direct mapped: One line per set Assume: cache block size 8 bytes



# Illustration of Indexing Approaches

- 64-byte memory
  - 6-bit addresses
- 16 byte, direct-mapped cache
- Block size = 4. (Thus, 4 sets; why?)
- 2 bits tag, 2 bits index, 2 bits offset





### **Middle Bit Indexing**

#### Addresses of form TTSSBB

- **TT** Tag bits
- Set index bits
- BB Offset bits
- Makes good use of spatial locality





### **High Bit Indexing**

#### Addresses of form SSTTBB

- Set index bits
- **TT** Tag bits
- BB Offset bits
- Program with high spatial locality would generate lots of conflicts





# **Intel Core i7 Cache Hierarchy**

#### **Processor package**



Main memory

L1 i-cache and d-cache: 32 KB, 8-way, Access: 4 cycles

#### L2 unified cache: 256 KB, 8-way, Access: 10 cycles

L3 unified cache: 8 MB, 16-way, Access: 40-75 cycles

**Block size**: 64 bytes for all caches.

#### Bryant and O'Hallaron, Computer Systems: A Programmer's Perspective, Third Edition

# **Example: Core i7 L1 Data Cache**





| <b>Block offset:</b> | 0x?? |
|----------------------|------|
| Set index:           | 0x?? |
| Tag:                 | 0x?? |

# Example: Core i7 L1 Data Cache



| He                                        | the                             | Einal<br>Binary<br>0000 |
|-------------------------------------------|---------------------------------|-------------------------|
|                                           | 0                               | 0000                    |
| 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | 1                               | 0001                    |
| 2                                         | 1<br>2<br>3<br>4<br>5<br>6<br>7 | 0010                    |
| 3                                         | 3                               | 0011                    |
| 4                                         | 4                               | 0100                    |
| 5                                         | 5                               | 0101                    |
| 6                                         | 6                               | 0110                    |
| 7                                         | 7                               | 0111                    |
| 8                                         | 8                               | 1000                    |
| 9                                         | 9                               | 1001                    |
| A                                         | 10                              | 1010                    |
| В                                         | 11                              | 1011                    |
| B<br>C<br>D                               | 12                              | 1100                    |
| D                                         | 13                              | 1101                    |
| E                                         | 14                              | 1110                    |
| F                                         | 15                              | 1111                    |



| Stack Address:     | <b>Block offset:</b> | 0x??         |
|--------------------|----------------------|--------------|
| 0x00007f7262a1e010 | Set index:           | <b>0x</b> ?? |
|                    | Tag:                 | 0x??         |

# Example: Core i7 L1 Data Cache



|   | He                         | t Der            | cimal Binary |
|---|----------------------------|------------------|--------------|
| Γ | 0                          | 0                | 0000         |
| Γ | 1                          | 1                | 0001         |
| Γ | 0<br>1<br>2<br>3           | 1<br>2<br>3      | 0010         |
|   | 3                          | 3                | 0011         |
| Γ | 4<br>5<br>6<br>7<br>8<br>9 | 4                | 0100         |
|   | 5                          | 5<br>6<br>7<br>8 | 0101         |
| Γ | 6                          | 6                | 0110         |
| Γ | 7                          | 7                | 0111         |
| Γ | 8                          | 8                | 1000         |
|   |                            | 9                | 1001         |
| Γ | Α                          | 10               | 1010         |
| Γ | В                          | 11               | 1011         |
|   | B<br>C<br>D                | 12               | 1100         |
|   | D                          | 13               | 1101         |
| Γ | Е                          | 14               | 1110         |
|   | F                          | 15               | 1111         |



Bryant and O'Hallaron, Computer Systems: A Programmer's Perspective, Third Edition

# **Cache Performance Metrics**

#### Miss Rate

- Fraction of memory accesses not found in cache (misses / accesses)
   = 1 hit rate
- Typical numbers (as %):
  - 3-10% for L1
  - can be quite small (e.g., < 1%) for L2, depending on size, etc.</li>

#### Hit Time

- Time to deliver a cached block to the processor
  - includes time to determine whether line is in cache
- Typical numbers:
  - 4 clock cycle for L1
  - 10 clock cycles for L2

#### Miss Penalty

- Additional time required because of a miss
  - typically 50-200 cycles for main memory (Trend: increasing!)

# How Bad Can a Few Cache Misses Be?

#### Huge difference between a hit and a miss

Could be 100x, if just L1 and main memory

#### Would you believe 99% hits is twice as good as 97%?

- Consider this simplified example: cache hit time of 1 cycle miss penalty of 100 cycles
- Average access time:

97% hits: 1 cycle + 0.03 x 100 cycles = **4 cycles** 

99% hits: 1 cycle + 0.01 x 100 cycles = 2 cycles

#### This is why "miss rate" is used instead of "hit rate"

# Writing Cache Friendly Code

#### Make the common case go fast

Focus on the inner loops of the core functions

#### Minimize the misses in the inner loops

- Repeated references to variables are good (temporal locality)
- Stride-1 reference patterns are good (spatial locality)

### Key idea: Our qualitative notion of locality is quantified through our understanding of cache memories

# Quiz Time!

Check out:

### Canvas > Day 10 – Cache Memories

Bryant and O'Hallaron, Computer Systems: A Programmer's Perspective, Third Edition

## Today

#### Cache organization and operation

#### Performance impact of caches

- The memory mountain
- Rearranging loops to improve spatial locality
- Using blocking to improve temporal locality

## **The Memory Mountain**

- Read throughput (read bandwidth)
  - Number of bytes read from memory per second (MB/s)
- Memory mountain: Measured read throughput as a function of spatial and temporal locality.
  - Compact way to characterize memory system performance.

## **Memory Mountain Test Function**

```
long data[MAXELEMS]; /* Global array to traverse */
/* test - Iterate over first "elems" elements of
          array "data" with stride of "stride",
 *
 *
          using 4x4 loop unrolling.
 */
int test(int elems, int stride) {
    long i, sx2=stride*2, sx3=stride*3, sx4=stride*4;
    long acc0 = 0, acc1 = 0, acc2 = 0, acc3 = 0;
    long length = elems, limit = length - sx4;
    /* Combine 4 elements at a time */
    for (i = 0; i < limit; i += sx4) {</pre>
        acc0 = acc0 + data[i];
        acc1 = acc1 + data[i+stride];
        acc2 = acc2 + data[i+sx2];
       acc3 = acc3 + data[i+sx3];
    }
    /* Finish any remaining elements */
    for (; i < length; i++) {</pre>
        acc0 = acc0 + data[i];
    return ((acc0 + acc1) + (acc2 + acc3));
                               mountain/mountain.c
```

Call test() with many combinations of elems and stride.

For each elems and stride:

1. Call test() once to warm up the caches.

2. Call test() again and measure the read throughput(MB/s)







Bryant and O'Hallaron, Computer Systems: A Programmer's Perspective, Third Edition

## Today

- Cache organization and operation
- Performance impact of caches
  - The memory mountain
  - Rearranging loops to improve spatial locality
  - Using blocking to improve temporal locality

## **Matrix Multiplication Example**

#### Description:

- Multiply N x N matrices
- Matrix elements are doubles (8 bytes)
- O(N<sup>3</sup>) total operations
- N reads per source element
- N values summed per destination
  - but may be able to hold in register

/\* ijk \*/ Variable sum held in register for (i=0; i<n; i++) { for (j=0; j<n; j++) { sum = 0.0; { for (k=0; k<n; k++) sum += a[i][k] \* b[k][j]; c[i][j] = sum; } } matmult/mm.c

## Miss Rate Analysis for Matrix Multiply

#### Assume:

- Block size = 32B (big enough for four doubles)
- Matrix dimension (N) is very large
  - Approximate 1/N as 0.0
- Cache is not even big enough to hold multiple rows

#### Analysis Method:

Look at access pattern of inner loop



## Layout of C Arrays in Memory (review)

- C arrays allocated in row-major order
  - each row in contiguous memory locations
- Stepping through columns in one row:

sum += a[0][i];

- accesses successive elements
- if block size (B) > sizeof(a<sub>ii</sub>) bytes, exploit spatial locality
  - miss rate = sizeof(a<sub>ii</sub>) / B
- Stepping through rows in one column:
  - for (i = 0; i < n; i++)
    sum += a[i][0];</pre>
  - accesses distant elements
  - no spatial locality!
    - miss rate = 1 (i.e. 100%)

## Matrix Multiplication (ijk)



### Miss rate for inner loop iterations:

| <u>A</u> | <u>B</u> | <u>C</u> |
|----------|----------|----------|
| 0.25     | 1.0      | 0.0      |

Block size = 32B (four doubles)

## Matrix Multiplication (jik)

```
/* jik */
for (j=0; j<n; j++) {
  for (i=0; i<n; i++) {
    sum = 0.0;
    for (k=0; k<n; k++)
        sum += a[i][k] * b[k][j];
        c[i][j] = sum
    }
}    matmult/mm.c</pre>
```

Inner loop:  $(i,*) \qquad (i,*) \qquad (j,j) \qquad$ 

| <u>Misses per inn</u> | er loop ite | eration: |  |  |
|-----------------------|-------------|----------|--|--|
| <u>A</u>              | <u>B</u>    | <u>C</u> |  |  |
| 0.25                  | 1.0         | 0.0      |  |  |
| Same analysis as ijk  |             |          |  |  |

Block size = 32B (four doubles)

Bryant and O'Hallaron, Computer Systems: A Programmer's Perspective, Third Edition

## Matrix Multiplication (kij)





## Miss rate for inner loop iterations:ABC0.00.250.25

Block size = 32B (four doubles)

## Matrix Multiplication (jki)



## $\begin{array}{c|c} \underline{\text{Miss rate for inner loop iterations:}} \\ \underline{A} & \underline{B} & \underline{C} \\ 1.0 & 0.0 & 1.0 \end{array}$

Block size = 32B (four doubles)

## **Summary of Matrix Multiplication**

```
for (i=0; i<n; i++) {
  for (j=0; j<n; j++) {
    sum = 0.0;
    for (k=0; k<n; k++)
        sum += a[i][k] * b[k][j];
    c[i][j] = sum;
  }
}</pre>
```

```
for (k=0; k<n; k++) {
  for (i=0; i<n; i++) {
    r = a[i][k];
    for (j=0; j<n; j++)
      c[i][j] += r * b[k][j];
  }</pre>
```

```
for (j=0; j<n; j++) {
  for (k=0; k<n; k++) {
    r = b[k][j];
    for (i=0; i<n; i++)
      c[i][j] += a[i][k] * r;
}</pre>
```

ijk(&jik):

- 2 loads, 0 stores
- avg misses/iter = 1.25

```
kij (& ikj):
    2 loads, 1 store
    avg misses/iter = 0.5
```

#### jki (& kji):

- 2 loads, 1 store
- avg misses/iter = 2.0

## **Core i7 Matrix Multiply Performance**

#### Cycles per inner loop iteration



Bryant and O'Hallaron, Computer Systems: A Programmer's Perspective, Third Edition

## Today

- Cache organization and operation
- Performance impact of caches
  - The memory mountain
  - Rearranging loops to improve spatial locality
  - Using blocking to improve temporal locality

## **Example: Matrix Multiplication**

```
c = (double *) calloc(sizeof(double), n*n);
/* Multiply n x n matrices a and b */
void mmm(double *a, double *b, double *c, int n) {
    int i, j, k;
    for (i = 0; i < n; i++)
        for (j = 0; j < n; j++)
            for (k = 0; k < n; k++)
                c[i*n + j] += a[i*n + k] * b[k*n + j];
}
j</pre>
```

b

X

a

С

## **Cache Miss Analysis**

#### Assume:

- Matrix elements are doubles
- Cache line = 8 doubles
- Cache size C << n (much smaller than n)</p>



Bryant and O'Hallaron, Computer Systems: A Programmer's Perspective, Third Edition

## **Cache Miss Analysis**

#### Assume:

- Matrix elements are doubles
- Cache line = 8 doubles
- Cache size C << n (much smaller than n)</p>

#### Second iteration:

Again:
 n/8 + n = 9n/8 misses



#### Total misses:

•  $9n/8 n^2 = (9/8) n^3$ 

## **Blocked Matrix Multiplication**

```
c = (double *) calloc(sizeof(double), n*n);
/* Multiply n x n matrices a and b */
void mmm(double *a, double *b, double *c, int n) {
    int i, j, k;
    for (i = 0; i < n; i+=L)
       for (j = 0; j < n; j+=L)
             for (k = 0; k < n; k+=L)
                /* L x L mini matrix multiplications */
                  for (i1 = i; i1 < i+L; i1++)
                      for (j1 = j; j1 < j+L; j1++)
                          for (k1 = k; k1 < k+L; k1++)
                              c[i1*n+j1] += a[i1*n + k1]*b[k1*n + j1];
                                                         matmult/bmm.c
```



## **Cache Miss Analysis**

#### Assume:

- Cache line = 8 doubles. Blocking size  $L \ge 8$
- Cache size C << n (much smaller than n)</li>
- Three blocks fit into cache: 3L<sup>2</sup> < C</p>

#### First (block) iteration:

- Misses per block: L<sup>2</sup>/8
- Blocks per Iteration: 2n/L (omitting matrix c)
- Misses per Iteration:
   2n/L x L<sup>2</sup>/8 = nL/4
- Afterwards in cache (schematic)





## **Cache Miss Analysis**

#### Assume:

- Cache line = 8 doubles. Blocking size  $L \ge 8$
- Cache size C << n (much smaller than n)</li>
- Three blocks fit into cache: 3L<sup>2</sup> < C</p>



#### Total misses:

• nL/4 misses per iteration x  $(n/L)^2$  iterations =  $n^3/(4L)$  misses

## **Blocking Summary**

- No blocking: (9/8) n<sup>3</sup> misses
- Blocking: (1/(4L)) n<sup>3</sup> misses

#### Use largest block size L, such that L satisfies 3L<sup>2</sup> < C</p>

Fit three blocks in cache! Two input, one output.

#### Reason for dramatic difference:

- Matrix multiplication has inherent temporal locality:
  - Input data:  $3n^2$ , computation  $2n^3$
  - Every array elements used O(n) times!
- But program has to be written properly

## **Cache Summary**

Cache memories can have significant performance impact

#### You can write your programs to exploit this!

- Focus on the inner loops, where bulk of computations and memory accesses occur.
- Try to maximize spatial locality by reading data objects sequentially with stride 1.
- Try to maximize temporal locality by using a data object as often as possible once it's read from memory.

### **Supplemental slides**



## Cache Capacity Effects from Memory Mountain



Core i7 Haswell 3.1 GHz 32 KB L1 d-cache 256 KB L2 cache 8 MB L3 cache 64 B block size

Slice through memory mountain with stride=8

## Modeling Block Size Effects from Memory Mountain

Core i7 Haswell 2.26 GHz 32 KB L1 d-cache 256 KB L2 cache 8 MB L3 cache 64 B block size

35000  $10^{6}$ 30000 Throughput 8.0s + 24.325000 **MB/sec** 20000 Measured 15000 Model 10000 5000 0 Stride s s1 s2 s5 s6 s10 s11 s12 s3 s4 s7 s8 s9

Throughput for size = 128K

Bryant and O'Hallaron, Computer Systems: A Programmer's Perspective, Third Edition



(i,\*)

## Matrix Multiplication (ikj)



# Misses per inner loop iteration:ABC0.00.250.25

Block size = 32B (four doubles)

## Matrix Multiplication (kji)

